

Complete Course on Computer Organization & Architecture for GATE 2024 & 2025



# Doubts & Addressing Modes Practice

By: Vishvadeep Gothi

instracting the 
$$\left( \left( \log_2 i \right) + 9 + 10 \right)$$
 bits
$$= \left( \left( \log_2 i \right) + 9 + 10 \right) / 8 \text{ by ts}$$

$$\frac{16}{-15}$$
 $\frac{1 + 2^{16}}{1} = 1024 \text{ Az}$ 

22 bits mem. all.

Rees-6)

70 0/02e a.dd. 6

max mem. size = 2 bytes = 16 MB supported = 16MB.

Dus-2)

asked => True



Reg. (- men

t1 <- 9+6

RIGHTZ

RIGHTZ



### Question Morris Mano

An instruction is stored at Location 300 with its address field at location 301. The address field has the value 400. A processor register contains the number 150. Evaluate the effective address, if addressing mode is:

- 1. Direct 40 b
- Immediate □○I
- 3. Relative (PZ) 302 +400=202
- 4. Register Indirect



PC

### Question

In case the code is position independent, the most suitable addressing mode is

- A. Direct mode
- B. Indirect mode
- C. Relative mode
  - D. Indexed mode

#### Question

The addressing mode that permits relocation, without any change whatsoever in the code, is

- A. Indirect addressing
- B. Base register addressing
  - C. Indexed addressing
  - D. PC relative addressing

### Question Morris Mano

A relative branch mode type instruction is stored in memory at address 300. The branch is made to an address 450.

A relative branch mode type instruction is stored in memory at address 300. The branch is

- 1. What should be the value of relative address field of the instruction? 145
- 2. Determine the value of PC before instruction fetch, after the fetch and after execution phase?



Before Fetch 300

After fetch 301

After execution 450

Consider a pc - Relative mode type inst, which takes jymp on adhers 820. The offset mentained in instruction is 160. Each inst is stored on y menary locations. The starting address of instrais\_\_\_\_\_? Ans) Target = 820 = pc + offset => PC = 821 offset = 160

cur insthadd. = 660-4 = 656

### Question GATE-2011

Consider a hypothetical processor with an instruction of type LW R1, 20(R2), which during execution reads a 32-bit word from memory and stores it in a 32-bit register R1. The effective address of the memory location is obtained by the addition of a constant 20 and the contents of register R2. Which of the following best reflects the addressing mode implemented by this instruction for operand in memory?

- (A) Immediate Addressing
- (B) Register Addressing
- (C) Register Indirect Scaled Addressing
- (v) Base Indexed Addressing





Indexed mode





Scaled mode

Ans = u

#### Question GATE-2005

Consider a three word machine instruction

ADD A[R0], @ B

The first operand (destination) "A [R0]" uses indexed addressing mode with R0 as the index register. The second operand (source) "@ B" uses indirect addressing mode. A and B are memory addresses residing at the second and the third words, respectively. The first word of the instruction specifies the opcode, the index register designation and the source and destination addressing modes. During execution of ADD instruction, the two operands are added and stored in the destination (first operand).

The number of memory cycles needed during the execution cycle of the instruction is



E.A.

mem. reforence for operand reading of 1st operand for \_\_\_ 11 \_\_\_ of 2nd -/1for wike back of result at destinal" = 1

### Question 1

#### Consider the following:

- 1. Operation code
- 2. Source operand reference
- 3. Result operand reference
  - X. Next instruction reference

Which of the above are typical elements of machine instructions?

- A. 1, 2 and 3 only
  - B. 1, 2 and 4 only
  - C. 3 and 4 only
  - D. 1, 2, 3 and 4

### Question 2

Which addressing mode helps to access table data in memory efficiently?

- A. Indirect mode
- B. Immediate mode
- C. Auto-increment or Auto-decrement mode
  - D. Index mode

## 3 opcode representat in a Question 3

An addressing mode in which the location of the data is contained within the mnemonic, is known as

- A. Immediate addressing mode
- B. Implied addressing mode
  - C. Register addressing mode
  - D. Direct addressing mode

### Question 4

The addressing modes used for source operand in the following instructions are respectively?

- R1 ← #5
- 2. R1  $\leftarrow$  M[5000]
- 3.  $R1 \leftarrow M[R2]$
- a) Implied, direct, register
- b) Implied, direct, register indirect
- Immediate, direct, register indirect
  - d) Immediate, direct, register

#### Question 5

Consider a PC-relative mode type branch instruction which takes branch on address 770 in memory. The instruction has offset value 160. What is the address of this instruction in memory, if each instruction is stored in memory on 4 locations?





### Question 6 (Momework)

Consider a 6-words instruction, which is of the following type:



The first operand (destination) uses register indirect mode and second operand uses indirect mode. Assume each operand is of size 2 words, each address is of 2 words and main memory takes 50ns for 1 byte access. Further assume that the opcode denotes addition operation which copies result of addition of 2 operands. Total time required in:

- Fetch cycle of instruction
- Execution cycle of instruction
- 3. Instruction cycle of instruction

### Question 7 MSQ

Which of the following addressing mode(s) is/are used for accessing the array element from memory?

- a) Scaled Mode
- b) Indexed Mode
- c) Base Register Mode
- d) Autodecrement Mode

### Question 8 MSQ

Which of the following can be the value(s) of PC immediately after the fetch of an instruction which is stored on a location 400?

- a) 400
- b) 399
- *(e)* 401
- let) 402

### Question 9 MSQ

Consider the system in which in fetch cycle complete instruction is fetched. Which of the following addressing modes do(es) not require memory access for operand after fetch cycle?

- Register Mode
  - Register Indirect Mode
  - Indirect Mode
  - d) Indexed Mode



e) Immediate mode



### CPU

By: Vishvadeep Gothi

### CPU

- CPU Cycle
- CPU Clock rate
- 3. CPI
- 4. Execution Time

### MIPS

### Average CPI

Consider computing the overall CPI for a machine A for which the following performance measures were recorded when executing a set of benchmark programs. Assume that the clock rate of the CPU is 200 MHz

| Instruction<br>Category | Number of<br>Instructions | No. of cycles per<br>Instruction |
|-------------------------|---------------------------|----------------------------------|
| ALU                     | 48                        | 1                                |
| Load & Store            | 10                        | 3                                |
| Branch                  | 39                        | 4                                |
| Other                   | 3                         | 5                                |

### Question GATE-2014

Consider two processors P1 and P2 executing the same instruction set. Assume that under identical conditions, for the same input, a program running on P2 takes 25% less t ime but incurs 20% more CPI (clock cycles per instruction) as compared to the program running on P1. If the clock frequency of P1 is 1GHz, then the clock frequency of P2 (in GHz) is \_\_\_\_

\_\_\_\_\_?

### ALU

### Happy Learning.!

